# Fin-Width Effects on Characteristics of InGaAs-Based Independent Double-Gate FinFETs

Sung-Jae Chang, Hong Zhou, *Student Member, IEEE*, Nanbo Gong, Dong-Min Kang, Jong-Won Lim, Mengwei Si, *Student Member, IEEE*, Peide D. Ye, *Fellow, IEEE*, and T. P. Ma, *Fellow, IEEE* 

Abstract— We report the characteristics of InGaAs-based independent double-gate FinFETs with  $Al_2O_3/LaAlO_3$  as gate dielectric. The device can be operated in three different modes (*i.e.*, single-, double-, and independent double-gate) made possible by the physically separated two sidewall gates. When the device is operated in the double-gate mode, it exhibits better performance in terms of the On/Off current ratio, subthreshold swing, Off current, and channel mobility than in the single-gate mode. In addition, independent double-gate operation makes it possible to modulate channel properties by applying a bias at the opposite gate via gate coupling effects. Our systematic measurements reveal that gate control and coupling effects are enhanced with reduced fin width.

*Index Terms*—InGaAs, FinFET, MOSFET, double-gate, carrier distribution, coupling effects, threshold voltage modulation.

# I. INTRODUCTION

**H** IGH drive current, low power consumption and co-integration of various functionalities become the main stream in today's VLSI circuit and system design due to the increasing demand for portable electronic devices and embedded systems. In this perspective, good gate control and dynamic threshold voltage  $V_{TH}$  modulation (*i.e.*, high  $V_{TH}$ in Off-state and low  $V_{TH}$  in On-state) have recently been explored to reduce power consumption and integrate different functions on the same chip [1], [2]. On the other hand, highelectron-mobility InGaAs MOSFETs with advanced structure and *high-k* gate dielectrics have been extensively investigated [3]–[8] to boost carrier transport and drive current.

Manuscript received February 6, 2017; accepted February 15, 2017. Date of publication February 20, 2017; date of current version March 22, 2017. This work was supported in part by NSF under Grant MRSEC DMR 1119826 and in part by the Office of Naval Research under the MURI DEFINE Program. The review of this letter was arranged by Editor D.-H. Kim.

S.-J. Chang, D.-M. Kang, and J.-W. Lim are with the RF Convergence Components Research Team, Electrics and Telecommunications Research Institute, Daejeon 34129, South Korea (e-mail: sjchang@etri.re.kr).

H. Zhou, M. Si, and P. D. Ye are with the School of Electrical and Computer Engineering, Purdue University, West Lafayette, IN 47907 USA.

N. Gong and T. P. Ma are with the Department of Electrical Engineering, Yale University, New Haven, CT 06511 USA.

Color versions of one or more of the figures in this letter are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/LED.2017.2671859

However, the off-state current tends to be too high for the next generation transistors because of the narrow bandgap [9], [10], causing high power consumption. Although many researches have been attempted to ameliorate gate control and reduce off-state current [3]–[8], they have not fulfilled the requirements for circuit applications.

In this letter, we report the results of InGaAs-based independent double-gate (DG) FinFETs. Unlike SOI planar DG structures [11], [12], we employed a 3-dimensional device structure to achieve perfectly aligned two sidewall gates. Our work shows that the device offers better subthreshold swing, lower off current, improved On/Off ratio, and enhanced channel carrier mobility by the use of DG FinFET architecture. In addition, the two separated sidewall gates enable the possibility of modulating the channel properties such as threshold voltage and carrier mobility through gate coupling effects. Our measurements have revealed that the device characteristics and coupling effects strongly depend on the fin width W<sub>F</sub>. We have observed enlarged coupling effects compared to the Si-based DG device [11], which means that the InGaAs DG device is a good candidate for dynamic threshold voltage control.

# **II. DEVICE FABRICATION AND EXPERIMENTS**

A scanning electron microscope (SEM) and a schematic cross-section image of the InGaAs DG FinFET studied in this work are shown in Fig. 1. A p-doped  $(1 \times 10^{18} \text{ cm}^{-3})$ InP substrate was used as the starting material to reduce subthreshold leakage and prevent punch-through. The thickness of the InGaAs film grown on (100) InP was 150 nm, which defined the fin height H<sub>F</sub>. The content of In and p-type doping concentration of the InGaAs are 0.53 and  $2 \times 10^{16}$  cm<sup>-3</sup>, respectively. The source and drain regions were formed by the Si ion-implantation followed by 600 °C anneal to activate the implanted dopants. Next, the fin etching was performed by BCl<sub>3</sub>/Ar high density plasma etching (HDPE) followed by surface cleaning in buffered oxide etch (BOE) and diluted HCl:H2O2 solution. The InGaAs channel release process was conducted using HCl:H<sub>2</sub>O (1:2) solution. The InGaAs fins were defined along <100> direction. More detailed InGaAs fin pattern process used in this study is reported elsewhere [13], [14]. The typical angle of the trapezoid shaped InGaAs fin-structure is around 75° after HDPE etching. The two separated sidewall gates were formed by a single lithography step. An Al<sub>2</sub>O<sub>3</sub> (1 nm) and LaAlO<sub>3</sub> (9 nm) layers



Fig. 1. InGaAs double-gate FinFET structure. (a) SEM and (b) schematic cross-section image of the processed device. Inset in Fig. 1(a) shows the cross-section SEM image after fin definition.



Fig. 2. Schematic description of bias conditions for three different operation modes. (a) Single-, (b) double-, and (c) independent double-gate mode.

were stacked by atomic layer deposition (ALD) on InGaAs as the gate dielectric. The equivalent oxide thickness was determined to be 2.64 nm. A 40 nm-thick WN was deposited as the metal gate. Electron beam lithography was performed to open the fin-top window followed by WN dry etch on the top of the fin, achieving two sidewall gates. Au/Ge/Au/Ni/Au and Ni/Au were used for the source and drain Ohmic contact and gate electrode, respectively. DG FinFETs with various  $W_F$  (down to 20 nm) and gate lengths  $L_G$  (down to 180 nm) were fabricated to investigate the geometrical effects. Each transistor was composed of a single fin as shown in Fig. 1(a).

For device characterization, we investigated three different operation modes. In the single-gate (SG) mode (Fig. 2(a)), the back-gate was grounded while the front-gate was swept. On the other hand, the same bias was applied to the frontand back-gate by connecting the two gates together, in DG operation (Fig. 2(b)). In Fig. 2(c), the front-gate was swept with various back-gate biases in the independent DG mode.

Sentaturus 3-D simulation [15] was conducted to give a detailed account the front-channel carrier mobility dependence on the back-gate biasing. Poisson and electron continuity equations, and simplified quantum model provided by the simulator were applied to study the conduction mechanisms based on the electron drift-diffusion theory.

# **III. RESULTS AND DISCUSSION**

In the SG mode, the  $I_D(V_{FG})$  curves were measured in the linear regime ( $V_D = 20$  mV). Fig. 3 shows the effect of



Fig. 3. Typical device properties in single-gate mode. (a) Drain current versus front-gate bias for various fin widths. (b) Front-channel threshold voltage and carrier mobility versus fin width.

the  $W_F$  on the basic device characteristics. In Fig. 3(a), the thinner W<sub>F</sub> device shows better subthreshold swing and lower off current due to the enhanced gate control. To quantify the device performance, the front-channel threshold voltage V<sub>THF</sub> and carrier mobility  $\mu$  were extracted from the *Y*-function [16]:  $Y = I_D / \sqrt{g_m}$ . Fig. 3(b) shows that  $V_{THF}$  increases with decreasing W<sub>F</sub>. When the W<sub>F</sub> decreases, the conduction band energy increases due to the quantum confinement effects [17], requiring a higher gate bias to achieve inversion, thus increasing V<sub>THF</sub>. In addition to this phenomenon, the prevention of the back-interface leakage current aggravates the threshold voltage increase. In a thinner device, the surface roughness scattering is enhanced, and the carrier mobility deteriorates. Note that in shorter device the V<sub>THF</sub> is lower since the leakage current at the back-interface is enhanced. This threshold voltage reduction is less for the thinner fin width due to the suppression of the leakage current.

We have compared the device characteristics in both SG and DG modes. In the DG operation, the on-current is higher by activating the two side-channels, while the off-current is lower (Fig. 4(a)). As shown in Fig. 3(b), V<sub>THF</sub> is negative, because there is a current path at the backinterface in the SG mode. However, in the DG mode, the off-current is suppressed by the back-gate bias. As a results, the On/Off ratio is ameliorated. In the DG mode, the potential distribution inside the body is more uniform, and gate control is enhanced by using the two gates simultaneously, giving rise to better subthreshold swing. The control of the gate is further strengthened by reducing W<sub>F</sub>, just as in the SG mode. Fig. 4(b) and (c) compare the  $V_{TH}$  and  $\mu$  for the two different modes. In the DG mode, the device exhibits higher V<sub>TH</sub> due to the better gate control that blocks the back-channel current. The carrier mobility is also increased in the DG mode, because the centroid of the inversion carriers is moved toward



Fig. 4. Comparison between single- and double-gate modes. (a) Drain current versus gate bias. (b) Threshold voltage, and (c) carrier mobility versus fin width.



Fig. 5. Coupling effect in an independent double-gate transistor. (a) Transconductance versus front-gate bias for various back-gate biases. (b) Threshold voltage and carrier mobility versus back-gate bias extracted by *Y*-function and  $g_{m,max}$  method:  $\mu = (L_G g_{m,max})/(W_G C_{OX} V_D)$  [21], respectively. (c) Electron distribution at  $V_{FG} = +0.4$  V and  $W_F = 35$  nm for various back-gate biases. Electron distribution was taken at 50 nm away from the top of the fin. Open symbol (black square) shows the electron distribution at  $V_G = +0.4$  V in DG mode. Electron distribution in SG operation is the same as in independent DG mode at  $V_{BG} = 0V$ .

the middle of the InGaAs body due to the lessened lateral electric field between the two gates [18]. Therefore, the surface roughness scattering is reduced and the mobility is enhanced.

For the gate coupling effect investigation in Fig. 5, we measured the drain currents at various back-gate biases. When the back-channel is changed from accumulation to inversion, the body potential is increased [19], and  $V_{THF}$  is reduced (Figs. 5(a) and (b)). Note that the on- and off-currents are comparable to those of the DG mode when the back-channel lies in accumulation and inversion, respectively ( $I_{off} = 1.89 \times$  $10^{-5}$  mA/ $\mu$ m @ V<sub>G</sub> = -1 V in DG mode, and I<sub>off</sub> =  $1.48\times10^{-5}$  mA/µm @  $V_{FG}$  = -1 V and  $V_{BG}$  = -0.3 V in independent DG mode). This coupling effect depends on  $W_F$ , as shown in Figs. 5(a) and (b). In a thinner device, the V<sub>THF</sub> is more sensitive to the back-gate bias due to the higher body capacitance [19]. In an InGaAs DG transistor, the coupling effect is larger than the SOI DG structure [11]. In SOI-based technology, a 67 mV/V of coupling coefficient defined as  $\Delta V_{THF}/\Delta V_{BG}$  was reported in 5 nm of rectangular body thickness and 100 nm of gate length device [11]. A 155 mV/V (@  $W_F = 25$  nm and  $L_G = 400$  nm) of coupling coefficient was achieved in InGaAs DG FinFETs even if body thickness (*i.e.*,  $W_F$ ) was 5 times thicker (@  $W_F = 25$  nm) and gate length was longer (@  $L_G = 400$  nm) than that of SOI DG. We believe that the coupling effects should be enhanced in InGaAs DG FinFETs with further decreasing of W<sub>F</sub> and L<sub>G</sub> due to the higher body capacitance and deteriorated gate control, respectively. From the circuit application perspective, the strong modulation of the front-channel by the back-gate bias is important, because it enables dynamic threshold voltage control.

In Fig. 5(b), the front-channel carrier mobility depends on the back-gate bias [20]. When the back-gate bias is negative, the electric field between the gates is strong. Therefore, the centroid of the inversion carriers are located near the front-interface, as shown in the simulation results (Fig. 5(c)), causing strong surface roughness scattering, and lower carrier mobility. With increased back-gate bias, the surface roughness scattering decreases, and carrier mobility rises since the inversion carrier density at the middle of the InGaAs body is increased. When the back-channel is in strong inversion, the back-channel carrier density is increased and scattering is enhanced near the back-interface, deteriorating carrier mobility.

# **IV. CONCLUSION**

We have demonstrated the DG FinFET concept and coupling effects by the use of an InGaAs transistor body. Compared with the SG mode, the DG operation offers better device performance and gate control in terms of subthreshold swing, On/Off current ratio and carrier mobility. The gate control is improved by reducing the W<sub>F</sub>. We have achieved stronger gate coupling effects in InGaAs DG devices than in SOI-based DG structures. The front-channel parameters such as V<sub>TH</sub> and  $\mu$ can be beneficially modulated by the back-gate bias. Moreover, the coupling effect is enhanced with decreased W<sub>F</sub>. Therefore, the InGaAs independent DG FinFET is a suitable device for dynamic threshold voltage control.

## ACKNOWLEDGMENT

The authors would like to thank X. B. Lou and R. G. Gordon for their ALD support.

#### REFERENCES

- [1] Q. Liu, A. Yagishita, N. Loubet, A. Khakifirooz, P. Lulkarni, T. Yamamoto, K. Cheng, M. Fujiwara, J. Cai, D. Dorman, S. Mehta, P. Khare, K. Yako, Y. Zhu, S. Mignot, S. Kanakasabapathy, S. Monfray, F. Boeuf, C. Koburger, H. Sanamura, S. Ponoth, A. Reznicek, B. Haran, A. Upham, R. Johnson, L. F. Edge, J. Kuss, T. Levin, N. Berliner, and E. Leobandung, "Ultra-thin-body and BOX (UTBB) fully depleted (FD) device integration for 22nm node and beyond," in *Proc. Symp. VLSI Tech.*, Jun. 2010, pp. 61–62, doi: 10.1109/VLSIT.2010.5556120.
- [2] L. Grenouillet, M. Vinet, J. Gimbelt, B. Giraud, J. P. Noel, Q. Liu, P. Khare, M. A. Jaud, Y. Le Tiec, R. Wacquez, T. Levin, R. Rivalline, S. Holmes, S. Liu, K. J. Chen, O. Rozeau, P. Scheibline, E. McLellan, M. Malley, J. Guilford, A. Upham, R. Johnson, M. Hargrove, T. Hook, S. Schmitz, S. Mehta, J. Kuss, N. Loubet, S. Teehan, and M. Terrizzi, "UTBB FDSOI transistors with dual STI for a multi-Vt strategy at 20nm node and below," in *Proc. IEEE Int. Electron Device Meeting*, Dec. 2012, pp. 64–67, doi: 10.1109/IEDM.2012.6478974.
- [3] Y. Q. Wu, R. S. Wang, T. Shen, J. J. Gu, and P. D. Ye, "First experimental demonstration of 100 nm inversion-mode InGaAs FinFET through damage-free sidewall etching," in *Proc. IEEE Int. Electron Device Meeting*, Dec. 2009, pp. 1–4, doi: 10.1109/IEDM.2009.5424356.
- [4] J. J. Gu, X. W. Wang, H. Wu, J. Shao, A. T. Neal, M. J. Manfra, R. G. Gordon, and P. D. Ye, "20–80nm Channel length InGaAs gate-all-around nanowire MOSFETs with EOT=1.2nm and lowest SS=63mV/dec," in *Proc. IEEE Int. Electron Device Meeting*, Dec. 2012, pp. 633–636, doi: 10.1109/IEDM.2012.6479117.
- [5] A. Alian, M. A. Pourghaderi, Y. Mols, M. Cantoro, T. Ivanov, N. Collaert, and A. Thean, "Impact of the channel thickness on the performance of ultrathin InGaAs channel MOSFET devices," in *Proc. IEEE Int. Electron Device Meeting*, Dec. 2013, pp. 437–440, doi: 10.1109/IEDM.2013.6724644.
- [6] C. B. Zota, L.-E. Wernersson, and E. Lind, "In<sub>0.53</sub>Ga<sub>0.47</sub>As multiplegate field-effect transistors with selectively regrown channels," *IEEE Electron Device Lett.*, vol. 35, no. 3, pp. 342–344, Mar. 2014, doi: 10.1109/LED.2014.2301843.
- [7] N. Waldron, C. Merckling, L. Teugels, P. Ong, S. A. U. Ibrahim, F. Sebaai, A. Pourghaderi, K. Barla, N. Collaert, and A. V.-Y. Thean, "InGaAs gate-all-around nanowire devices on 300mm Si substrates," *IEEE Electron Device Lett.*, vol. 35, no. 3, pp. 1097–1099, Nov. 2014, doi: 10.1109/LED.2014.2359579.
- [8] Y. Sun, A. Majumdar, C.-W. Cheng, R. M. Martin, R. L. Bruce, J.-B. Yau, D. B. Farmer, Y. Zhu, M. Hopstaken, M. M. Frank, T. Ando, K.-T. Lee, J. Rozen, A. Basu, K.-T. Shiu, P. Kerber, D.-G. Park, V. Narayanan, R. T. Mo, D. K. Sandana, and E. Leobandung, "Highperformance CMOS-compatible self-aligned In<sub>0.53</sub>Ga<sub>0.47</sub>As MOS-FETs with GMSAT over 2200 μS/μm at VDD = 0.5 V," in *Proc. IEEE Int. Electron Device Meeting*, Dec. 2014, pp. 582–585, doi: 10.1109/IEDM.2014.7047106.
- [9] Y. Q. Wu, W. K. Wang, O. Koybasi, D. N. Zakharov, E. A. Stach, S. Nakahara, J. C. Hwang, and P. D. Ye, "0.8V supply voltage deep-submicrometer inversion-mode In<sub>0.75</sub>Ga<sub>0.25</sub>As MOSFET," *IEEE Electron Device Lett.*, vol. 30, no. 7, pp. 700–702, Jun. 2009, doi: 10.1109/LED.2009.2022346.

- [10] C. Y. Huang, S. Lee, V. Chobpattana, S. Stemmer, A. C. Cossard, B. Thibeault, W. Citchell, and M. Rodwell, "Low power III-V InGaAs MOSFETs featuring InP recessed source/drain spacers with Ion=120 μA at Ioff= 1nA/μm and VDS = 0.5 V," *IEEE Int. Electron Device Meeting*, Dec. 2014, pp. 586–589, doi: 10.1109/IEDM.2014.7047107.
- [11] S.-J. Chang, M. Bawedin, F. Andrieu, C. Navarro, Y. T. Kim, Y. Bae, and S. Cristoloveanu, "Unusual gate coupling effect in extremely thin and short FDSOI MOSFETs," *Microelectron. Eng.*, vol. 147, pp. 159–164, Mar. 2015, doi: 10.1016/j.mee.2015.04.054.
- [12] M. K. Md Arshad, S. Makovejev, S. Olsen, F. Andrieu, J.-P. Raskin, D. Flandre, and V. Kilchytska, "UTBB SOI MOSFETs analog figures of merit: Effects of ground plan and asymmetric double-gate regime," *Solid-State Electron.*, vol. 90, pp. 56–64, Mar. 2011, doi: 10.1016/j.sse.2013.02.051.
- [13] J. J. Gu, Y. Q. Liu, Y. Q. Wu, R. Colby, R. G. Gordon, and P. D. Ye, "First experimental demonstration of gate-all-around III-V MOSFETs by top-down approach," *IEEE Int. Electron Device Meeting*, Dec. 2011, pp. 33.2.1–33.2.4, doi: 10.1109/IEDM.2011.6131662.
- [14] J. J. Gu, O. Koybasi, T. Q. Wu, and P. D. Ye, "III-V-onnothing metal-oxide-semiconductor field-effect transistors enabled by top-down nanowire release process: Experimental and simulation," *Appl. Phys. Lett.*, vol. 99, pp. 112113-1–112113-3, Jun. 2011, doi: 10.1063/1.3638474.
- [15] Sentaurus Workbench Version J-2014.06, Synopsys, Mountain View, CA, USA, 2016.
- [16] G. Ghibaudo, "New method for the extraction of MOSFET parameters," *Electron. Lett.*, vol. 24, no. 9, pp. 543–545, Apr. 1988, doi: 10.1049/el:19880369.
- [17] S. U. Z. Khan, M. S. Hossan, F. U. Rahman, R. Zaman, M. O. Hossen, and Q. D. M. Khosru, "Impact of high-k gate dielectric and other physical parameters on the electrostatics and threshold voltage of long channel gate-all-around nanowire transistor," *Int. J. Numer. Model*, vol. 28, no. 4, pp. 389–403, 2015, doi: 10.1002/jnm.2015.
- [18] T. Ernst et al., "Ultimately thin double-gate SOI MOSFETS," IEEE Trans. Electron Devices, vol. 50, no. 3, pp. 830–838, Mar. 2003, doi: 10.1109/TED.2003.811371.
- [19] H.-K. Lim and J. G. Fossum, "Threshold voltage of Thin-Film Silicon-on-Insulator (SOI) MOSFETs," *IEEE Trans. Electron Devices*, vol. 30, no. 10, pp. 1244–1251, Oct. 1983, doi: 10.1109/T-ED.1983.21282.
- [20] S.-J. Chang, M. Bawedin, and S. Cristoloveanu, "Mobility investigation by geometrical magnetoresistance in fully depleted MOSFETs and FinFETs," *IEEE Trans. Electron Devices*, vol. 61, no. 6, pp. 1979–1986, Jun. 2014, doi: 10.1109/TED.2014.2318516.
- [21] D. K. Schroder, Semiconductor Material and Device Characterization. Hoboken, NJ, USA: Wiley, 2006.